# HMT7742 GENIE IO-Link DEVICE PHY

The HMT7742 GENIE family IC provides a bridge between a microcontroller with a sensor or actuator function and a 24V supply and signalling cable, specified to support IO-Link.

[1] This specification makes reference to IO-Link Interface and System Specification Version 1.1, November 2010

## 1.1 Features

- integrated UART peripheral with M-sequence handling (inc. checksum) for all IO-Link sequences to specification 1.1
- single octet UART mode for unlimited Msequence size and continuous data transfer
- internal data buffer for up to 15 octets
- transparent UART mode for special applications
- quartz-free IO-Link clock extraction and timing generation at 38.4kBaud and 230.4kBaud
- outputs configured to be high-side, low-side or push-pull (<10Ω)</li>
- fast switching time (<1µs)</li>
- configurable short circuit current limit and reporting
- zener limits for rapid inductive load switch off
- 5V to 35V supply range

- supports unequal microcontroller and HMT7742 supply levels
- device reset reporting
- configurable 5V or 3.3V, 50mA linear regulator
- full zero current reverse polarity protection
- over-voltage protection to 35V
- ESD protection to 4kV
- EMC surge protection to IEC 60255-5 (2A/50µs)
- thermal shutdown, configurable level allows protection of neighbouring devices and packaging
- 7-bit, calibrated, temperature measurement
- configurable under-voltage detection
- two configurable current mode LED outputs
- small format 4mm x 3mm, 12LD DFN package

In normal operation the HMT7742 is configured by the microcontroller via the SPI interface at start-up. Typically the HMT7742 will then function as a Single Input Output IO-Link device driving the output line and load as configured by the microcontroller. If the device is connected to an IO-Link master, then the master can initiate communication and exchange data with the microcontroller while the HMT7742 acts as the physical/data-link layer for the communication.

### This datasheet is subject to change without notice. Please check HMT website for latest version.



Fig. 1: Overview diagram, see Fig. 16 for a detailed block diagram

# 2 Package and pin-out



Fig. 2: Package and pinout

# 3 Example Application



Fig. 3: Application diagram, example sensor configuration shown



# 4 Start-up

A Power On Reset (POR) circuit ensures correct start-up of the HMT7742, and that the output switches are initially in a high impedance state.

The level of the SS pin is sampled during supply ramp-up (V<sub>SNS</sub><V<sub>SMPL</sub>) and determines the initial regulator voltage level for the HMT7742. Where an R<sub>WAKE</sub> pull-down resistor is used, the SS line will typically be low during the interval from power-up to microcontroller configuration of SS as a microcontroller output. The MOSI line will be driven by the HMT7742 in this condition and other devices on the SPI bus should be configured to a high impedance state to avoid a conflict.

| Pin level                                       | VSNS supply voltage |
|-------------------------------------------------|---------------------|
| GND via 10k $\Omega$ resistor R <sub>WAKE</sub> | 5.0V                |
| floating                                        | 3.3V                |

Table 1: Start up regulator level

The operating voltage may be changed subsequently by writing register CFG:S5V.

The SPI communication logic is reset whenever SS='1' and is independent of the the HMT7742 power on reset itself. It is therefore possible to read the SPI register values even when the HMT7742 is in reset. In particular, the STATUS:RST bit is read as part of the STATUS byte on every SPI access. This bit is cleared when the device is in reset, or when the device has been reset. This status information can be used as set out in Table 2 to determine the HMT7742 reset state, and also to react to unexpected reset conditions.

|                | STATUS:RST | INT | comment                                                                                                                                                                          |
|----------------|------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| power on reset | 0          | 0   | HMT7742 is in power on reset (checked at the start of the SPI access). Only the STATUS:RST bit is valid. The microcontroller may wait for a high level on INT before proceeding. |
| device reset   | 0          | 1   | HMT7742 has been reset, and INT is forced high. Write STATUS:RST='1' to set the bit to '1' and allow normal operation of the INT line.                                           |
| operation      | 1          | x   | normal operation                                                                                                                                                                 |

Table 2: Reset conditions

The microcontroller should initialise the state of the internal registers to the desired values after reset.

# 5 SPI Communication

Internal registers are provided to observe and control the HMT7742 state. These register settings are read and written via the SPI interface, where the HMT7742 is the SPI slave.

The detailed timing diagram is shown in Fig. 4. Data is shifted into an internal shift register from input MOSI on each rising SCK edge. Data is made available on pin MISO at each falling SCK edge. Note that the MISO line is only driven when the slave specific select line SS='0', which allows other SPI slaves to share the same SPI bus.

The MSB of the address byte is a WR/RDn bit, where a '1' indicates that each byte will be written to the registers. Valid data is always made available on the MISO line independent of the WR/RDn bit. Where a register is written and read in the same operation, then the read value will be the old register value. During read operations, the level of the MOSI line is ignored for the data bytes.

The byte sequence for data transmission is shown in Fig. 5. Each transmission sequence consists of a falling SS edge which synchronises transmission, followed by a target register address byte. During the transmission of the address byte from the microcontroller to the HMT7742, the status register contents are sent from the HMT7742 to the microcontroller.



Rev.:

Κ



Fig. 4: Register programming

## 5.1 Multiple byte exchange

Multiple registers at consecutive addresses can be read or written by extending the access as shown in Fig. 5. Bytes are written on the rising SCK clock edge of the eighth bit of each byte.

With the WR/RDn bit set, a simultaneous read/write operation is started. Now, with a multiple byte exchange, it is possible to both read and write the values of multiple register bytes in one operation. This is particularly useful with larger M-sequence types where there is limited time available for the SPI exchange.

The STATUS of the HMT7742 will always be transmitted as the first response byte on the MISO line.



Fig. 5 Single byte and sequential byte accesses

## 5.2 Unequal supplies HMT7742 and microcontroller

The input logic threshold, V<sub>DH</sub>, for the SS and MOSI pins supports operation of the HMT7742 and a microcontroller, where the microcontroller is supplied with a reduced voltage, for typical combinations shown in Table 3:

|                       | microcontroller supply |      |      |
|-----------------------|------------------------|------|------|
| HMT7742 supply (VSNS) | 2.5V                   | 3.3V | 5.0V |
| 3.3V                  | ✓                      | ✓    |      |
| 5.0V                  |                        | ~    | ✓    |

Table 3: Supported voltage supply combinations, SPI interface

The specification accounts for a tolerance of +10% on the HMT7742 supply and simultaneously -10% on the microcontroller supply. A minimal increase in device consumption, ΔI<sub>VSNS</sub>, occurs in with an input pin at logic '1' under these conditions.

| Alfred-Aebi-Strasse 75, CH-2503 Biel/Bienne<br>Switzerland<br>Tel: +41 32 365 118<br>web: www.hmt.ch e-mail: mailbox@hmt.ch | HMT7742 Datasheet | Rev.:<br>K | Page:<br><b>4/27</b> |
|-----------------------------------------------------------------------------------------------------------------------------|-------------------|------------|----------------------|
|-----------------------------------------------------------------------------------------------------------------------------|-------------------|------------|----------------------|

## 5.3 SIO output

In the SIOActive state, the high-side or low-side switches are switched according to the CTL:HS and CTL:LS bits. It is not legal to switch both on simultaneously, and this register setting will disable both switches. The high-side and low-side switches are identical and have an on-state resistance of  $R_{SW}$ . Any inactive switch acts as a zener diode limiting the voltage on the CQ line to  $V_{ZEN}$  above VPLUS (high-side switch), or  $V_{ZEN}$  below GND (low-side switch). This allows rapid switch off for inductive loads.

# 6 IO-Link UART peripheral

The HMT7742 contains an IO-Link UART peripheral for bidirectional communication on a 3-wire line according to the IO-Link Standard [1].

## 6.1 Multi-octet mode

### 6.1.1 SIO mode

Fig. 6 shows the IO-Link UART peripheral state machine. When the CTL:SIO bit is set, the HMT7742 is set to Single Input Output mode. In this mode the HMT7742 has the following states:

• SIOActive: The CQ line is driven according to the setting of the CTL:HS and CTL:LS bits.

The internal UART does not run in this state and so master messages are only detected if a wake-up request from the master is received, which switches the HMT7742 to the SIOListen state. If the output is set to high impedance (CTL:HS=LS='0'), then the HMT7742 can not receive a wake-up request from the master. It is therefore necessary to switch to IO-Link mode (CTL:SIO='0') if communication detection is required with a high impedance output.

• SIOListen: The HMT7742 has experienced a short-circuit via a wake-up request from the master.

Both the high-side and low-side switches are off, and the restart timer,  $t_{\text{RESTART}}$ , is running. Transitions on the CQ line are read as data, and stored in the data buffers (FR0:DATA[7:0] to FR14:DATA[7:0]). If a complete, valid, master message is received, then the state changes to Transmit, an interrupt is generated and the restart timer is reset.

If the restart timer expires, then the HMT7742 returns to the SIOActive state and the CQ line is driven again after the transmission.

### 6.1.2 IO-Link mode

At start-up, and if the CTL:SIO bit is cleared, the HMT7742 enters IO-Link mode. In this mode the HMT7742 has the following states:

• IOListen: Transitions on the CQ line are read as data, and stored in the data buffers. Once a complete master message has been read, or an error is experienced in reception (eg. bad parity, checksum or time-out), then the state changes to Transmit mode.

### 6.1.3 Transmit mode

Following reception of an IO-Link master message the HMT7742 enters the following state:

Transmit: The HMT7742 is waiting on data from the microcontroller, or is in the process of transmitting data on the CQ channel. The HMT7742 will revert to IOListen or SIOActive on completion of the transmission, or if an abort is generated by the microcontroller by writing a LINK:END command.

If the HMT7742 has entered Transmit from an SIO mode, the microcontroller would normally now set the HMT7742 to IO-Link mode, such that the HMT7742 continues to listen for further information from the master.

If the HMT7742 experiences a short-circuit during Transmit, then the STATUS:SSC bit is set, and the HMT7742 returns to either IOListen or SIOListen.





Rev.:

Κ

### 6.1.4 IO-Link UART peripheral (Multi-octet mode) state machine



Fig. 6: IO-Link UART peripheral state machine

| nicroelectronic AG | Alfred-Aebi-Strasse 75, CH-2503 Biel/Bienne,<br>Switzerland<br>Tel: +41 32 365 1181<br>web: www.hmt.ch e-mail: mailbox@hmt.ch | HMT7742 Datasheet | Rev.:<br>K | Page:<br>6/27 |
|--------------------|-------------------------------------------------------------------------------------------------------------------------------|-------------------|------------|---------------|

### 6.1.5 Interrupt handling

The HMT7742 signals an event to the microcontroller using the INT pin, which is intended to be configured as a level sensitive interrupt.

### 6.1.6 Data interrupt handling

If the STATUS:DAT bit is read as active (high) on an SPI access, then the HMT7742 is halted in a WAIT condition and is waiting for either a LINK:END or LINK:SND command from the microcontroller. While the HMT7742 is in the WAIT condition the interrupt pin (INT), the STATUS:INT bit and the STATUS:DAT bit remain active continuously. Data can be read and written to the HMT7742 registers while in the WAIT condition. Typically the LINK register and FR registers are accessed to read the incoming data, and the FR registers are written to set up the outgoing data. As the HMT7742 is halted, it will not generate further data interrupts in the WAIT condition.

When the microcontroller sends either a LINK:END or LINK:SND command, the interrupt pin (INT), the STATUS:INT bit and the data bit, STATUS:DAT, are cleared within 220ns of the last SCK edge of the SPI write access. If the microcontroller detects an active interrupt after the SPI access, or if the STATUS:DAT bit is read as active (high) on a subsequent SPI access, then new data is available.

### 6.1.7 Short circuit , over-temperature and under-voltage interrupt handling

The INT pin and the STATUS:INT bit are is additionally active (high) if the last value of the short circuit, undervoltage or over-temperature status bits communicated on the SPI are different to the current value. The HMT7742 handles short-circuit and over-temperature autonomously and does not require a reaction from the microcontroller. It is possible for these status bits to change at any time, and so the interrupt may be removed between entering the interrupt service routine and reading the status on the SPI. The interrupt will be removed during the next SPI access to the HMT7742. If an SPI access is made without checking the value of these bits, as is typical during processing of a data interrupt, it is therefore necessary to record the status values from the final access, or to explicitly add an extra SPI access.

### 6.1.8 Interrupt handler structure

The interrupt handler will typically have the following sequence:

read the HMT7742 status with a read access from the LINK register if (STATUS:DAT is active)

analyse the STATUS:CHK bit, read the FR registers and write an appropriate response into the FR registers send a LINK:SND or LINK:END command as appropriate

}; update the microcontrollers copy of the short-circuit, under-voltage and over-temperature status based on the status bits received in the previous access. Take action if necessary.

### 6.1.9 Changing to and from SIO mode

The HMT7742 should be placed into IO-Link mode as soon as communication with the master is established.

Typically a switch from SIO mode (CCTL:SIO='1') to IO-Link mode (CCTL:SIO='0') is made during the WAIT condition when a valid message is detected from the master. A switch from IO-Link mode to SIO mode is typically made shortly after the device response to the FALLBACK command from the master has been sent. The switches themselves are, however, only activated by the microcontroller after the period defined in the IO-Link specification [1].

The HMT7742 may be switched from SIO mode to IO-Link mode at any time without disturbing data reception or transmission. A switch from IO-Link mode to SIO mode may disturb data reception if a master is in the process of transmitting, and the UART is therefore reset if this occurs.

### 6.1.10 SPI register writes outside interrupt service routines

The interrupt service routine will typically access the SPI, and so it is necessary to avoid a collision between an interrupt service routine SPI access and any other SPI access made from the microcontroller. Accessing the SPI will clear a short circuit or over-temperature interrupt, and so the received value of these bits must be recorded by the microcontroller. If a function makes a number of sequential SPI accesses, then it is reasonable to ignore these status bits on all but the last access, and record the values read on this last access.

It is not necessary to check the DAT bit outside the interrupt service routine, since the data interrupt remains active until the microcontroller responds.





Rev.:

K

## 6.2 Single octet UART mode

The HMT7742 supports an operating mode called Single octet UART mode, which performs a simplified data transfer function, transferring one octet at a time in either direction. In this mode, M-sequence type recognition (MSEQ:M2CNT), the number of on-demand data octets (MSEQ:OD1, MSEQ:OD2) and checksum verification/generation are disabled and, therefore, must be realised by the microcontroller.

Note, that an exchange is always triggered by the master. It is not possible to transmit data without first receiving valid data.

Fig. 7 shows the single octet UART mode state machine. When the CTL:SGL bit is set by the microcontroller, the HMT7742 is set to single octet UART mode.

### 6.2.1 Buffering

The FR0 register and the HMT7742 UART internal register together provide double buffering of data in receive and single buffering in transmit. In order to avoid buffer over- or under-runs it is necessary for the microcontroller to:

- read FR0 before the UART writes a new octet in Receive mode (latency ca. 11xT<sub>BIT</sub>), or
- write FR0 before the UART requires a new octet in Transmit mode (latency ca. 3xT<sub>BIT</sub>).

### 6.2.2 Receive mode

In Receive mode the HMT7742 has the following states:

• Receive wait: The HMT7742 has received a complete master octet via the CQ channel. A data interrupt is generated (STATUS:DAT='1') and the received octet is placed in the FR0 register.

The microcontroller has access to the FR0 register and reads the received octet.

The HMT7742 is now waiting for a response from the microcontroller, which either writes LINK:END to continue receiving, or FR0 to initiate sending. (A LINK:END should **not** be sent after receiving the last octet.)

The UART continues to run in this state receiving the following frame. A buffer over-run will result if the microcontroller does not provide a response before the frame completes. A UART frame is 11 bits, which at 230.4kBaud gives a period of  $47\mu$ s for the two SPI accesses, each of 16 bits. At 4MHz SPI this corresponds to an SPI delay of 8 $\mu$ s.

Once the expected number of octets is received, the microcontroller initiates sending by writing the first octet in the response M-sequence to FR0, thereby switching the HMT7742 to Transmit mode (see §6.2.3). (In single octet UART mode the equivalent of a LINK:SND command is achieved by writing to FR0).

Error conditions: parity error, stop bit, time-out (more than  $4xT_{BIT}$  waiting for the next UART frame on the CQ line), or buffer under-run are signalled with a data interrupt (STATUS:DAT='1') with additionally STATUS:CHK='1'. The microcontroller should respond by writing LINK:END and discarding any received octets.

The master stops sending after the last master octet and so a time-out will generally be detected by the HMT7742 in the delay while the microcontroller is preparing the response. The condition is held internally in the HMT7742 and discarded by the HMT7742 when FR0 is written by the microcontroller, initiating transmission. The time-out is therefore not reported to the microcontroller in this case.

• Receive interim: The UART receives data on the CQ line and copies this to the FR0 register, switching to Receive wait on completion.

In SIOListen mode a received UART frame is only reported if the parity and stop bits are correct. The microcontroller must switch from SIO mode to IO-Link mode after reception of a valid UART frame before responding with LINK:END, otherwise the HMT7742 returns to SIO mode conflicting with the further master transmission.

### 6.2.3 Transmit mode

Transmit mode is entered when the microcontroller writes FR0 while the HMT7742 is in the Receive wait state. The UART reads this value from the FR0 register, emptying the buffer, and starts transmitting. The HMT7742 enters the Transmit wait state.

- In Transmit mode the HMT7742 has the following states:
  - Transmit wait: Once the HMT7742 has completed transmission, the HMT7742 requests a new octet by sending a data interrupt (STATUS:DAT='1').

The HMT7742 is waiting for a response from the microcontroller, which either writes FR0 with a new octet to continue transmission, or LINK:END to terminate transmission.

The allowed inter-frame delay in IO-Link is 3  $T_{BIT}$ , which at 230.4kBaud gives a period of 13µs for the 16 bit SPI access. At 4MHz SPI this corresponds to an SPI delay of 4µs.

• Transmit: The UART sends the current octet switching to the Transmit wait state on completion.

### 6.2.4 Timing errors in transmit

The microcontroller can cause a timing error in Transmit mode if the delay in response is too long. These errors are not monitored by the HMT7742. The minimum inter-frame time delay of  $1xT_{BIT}$  is, however, guaranteed by the HMT7742.

### 6.2.5 Error conditions in transmit

Error conditions are reported to the microcontroller as either short-circuit (STATUS:SSC='1', reported following a delay of  $t_{RETRY}$ ), over-temperature (STATUS:SOT='1'). The conditions are handled autonomously by the HMT7742 and no intervention by the microcontroller is necessary. The normal data flow is preserved and the HMT7742 will request further octets from the microcontroller as if the error were not present. These octets are silently dropped and no attempt is made to transmit them. Under error conditions, then transmission *may* be terminated by the microcontroller using LINK:END='1'.



Rev.:

Κ

Page:

9/27



Fig. 7: Single octet UART mode state machine

### 6.2.7 Synchronisation in single octet UART mode

The HMT7742 uses a PLL (phase-locked loop) to continuously lock the UART receive and transmit frequency to the master frequency. A few octet values ( $00_h$ ,  $80_h$ ,  $e0_h$ ,  $f8_h$  and  $fe_h$ ) do not provide information which can be used

| Alfred-Aebi-Strasse 75, CH-2503 Biel/Bienne,<br>Switzerland<br>Tel: +41 32 365 1181<br>web: www.hmt.ch e-mail: mailbox@hmt.ch | HMT7742 Datasheet | Rev.:<br>K | Page:<br>10/27 |
|-------------------------------------------------------------------------------------------------------------------------------|-------------------|------------|----------------|
|-------------------------------------------------------------------------------------------------------------------------------|-------------------|------------|----------------|

to correct the PLL frequency, and a continuous sequence of these values could prevent the PLL performing frequency tracking for some time. In IO-Link operation, however, it is not possible to create such M-sequences as the defined format of the M-sequence, and in particular the checksum, guards against this.

A continuous sequence of these octets is possible when the single octet UART mode is used in a proprietary mode, eg. for code download. In this case, the insertion of a synchronisation octet  $(aa_h)$  at least every 75ms is required, taking into account a worst case dissipation change (1W) in combination with a worst case oscillator temperature drift. The interval of 75ms is equivalent to 240 octets at 38.4kBaud assuming an inter-frame delay of 1 bit. We recommend the insertion of a synchronisation octet every 32 octets.

## 6.3 Transparent mode

The HMT7742 supports an operating mode for transparent communication of UART frames. In this mode, the frames are received and transmitted from a UART peripheral in the microcontroller, and the function of the PHY device is reduced to that of a physical level converter. This mode is supported by dual use of the MOSI and MISO pins, maintaining the low overall pin-count and a restricted use of microcontroller resources.

Transparent mode is entered by setting the CTL:TRNS register bit to '1' via the SPI. In this mode the IO-Link state machine in the HMT7742 and the PLL are placed in reset. The interrupt line and status monitoring for reset, short-circuit, over-temperature and under-voltage events continue to function.

### 6.3.1 Pin functions in transparent mode

In transparent mode, the MOSI and MISO pins are used for both SPI communication, and for the transparent path. The SS pin controls the use of the MOSI and MISO pins, according to Table 4.

|        | SPI comm's        | transparent path                | MOSI                     | MISO                   |
|--------|-------------------|---------------------------------|--------------------------|------------------------|
| SS='0' | SPI comm's active | CQ output switch control frozen | SPI data in              | SPI data out           |
| SS='1' | SPI comm's frozen | transparent path active         | CQ output switch control | filtered CQ line level |
|        |                   | <u></u>                         |                          |                        |

Table 4: Pin dual use in transparent mode

An SPI communication in transparent mode is shown in Fig. 8. Initially the HMT7742 is driving the CQ line, an SPI exchange is then conducted in which the HMT7742 is instructed to stop driving the line, and finally the IO-Link master drives the CQ line.

Typically the microcontroller SPI access routine will record the MOSI level in use before setting SS='0' to start an SPI access, and assert this value again on the MOSI line before setting SS='1'. The microcontroller should preset the MOSI pin to the required level before the first SPI access enabling transparent mode. Support for this may however be automatic depending on the microcontroller.

The SPI connection to the HMT7742 is not suitable for a bus connection of multiple SPI slaves in transparent mode as the MOSI line is permanently driven.



Fig. 8: Illustration of operation in transparent mode



### 6.3.2 Transparent mode output path

With SS='1', the level of the MOSI pin controls the output switches according to the SIO, HS and LS bit settings as shown in Table 5. Where SS='0' for SPI access the level latched on the MOSI line is frozen, and used in the place of the MOSI line itself.

The CTL:HS and CTL:LS bits function as enables for the high-side and low-side switches respectively, and select operation as a high-side, low-side or push-pull device. Note that the logical path from MOSI to CQ is inverting.

| CTL:SIO | CTL:HS | CTL:LS | operation                   | short-circuit              |
|---------|--------|--------|-----------------------------|----------------------------|
| 1       | 0      | 0      | SIOListen operation         | short reported after retry |
| 1       | 0      | 1      | SIO low-side operation      |                            |
| 1       | 1      | 0      | SIO high-side operation     |                            |
| 1       | 1      | 1      | SIO push-pull operation     |                            |
| 0       | 0      | 0      | IOListen operation          | short timers reset         |
| 0       | 0      | 1      | do not use                  |                            |
| 0       | 1      | 0      | do not use                  |                            |
| 0       | 1      | 1      | push-pull IO-Link operation | short reported immediately |

| Table 5: | Transparent mode operation |
|----------|----------------------------|
|----------|----------------------------|

In transparent SIO operation (CTL:TRNS='1', CTL:SIO='1') a short is only reported after N retries, see t<sub>RETRY</sub>, which is suitable to indicate the presence of a valid IO-Link wake-up pulse. In transparent IO-Link operation (CTL:TRNS='1', CTL:SIO='0'), a short is reported immediately after t<sub>SHORT</sub>. In both cases the device will attempt to drive the line again after t<sub>RETRY</sub> and then t<sub>RESTART</sub> without intervention from the microcontroller. The output switches are disabled while a short is reported, protecting the device from excessive dissipation.

The short condition and associated internal timers can be reset by setting IOListen operation (CTL:TRNS='1', CTL:SIO=CTL:HS=CTL:LS='0'), which allows switching to push-pull IO-Link operation after valid data has been received. Following a cleared short condition, a new driving operation should only be selected after receiving valid IO-Link data or waiting for at least tRESTART.

### 6.3.3 Transparent mode input path

With SS='1' in transparent mode, the level of the MISO line is the inverted level of the CQ signal. The signal is filtered with a constant delay filter,  $t_{ND}$ , to remove line glitches.

### 6.3.4 Leaving transparent mode

Transparent mode is left by clearing the CTL:TRNS register bit to '0' via the SPI.

#### IO-Link physical layer 7

## 7.1 UART frame

| bit #        | 1     | 2   | 3  | 4  | 5  | 6  | 7  | 8  | 9   | 10     | 11   |
|--------------|-------|-----|----|----|----|----|----|----|-----|--------|------|
| significance | START | LSB |    |    |    |    |    |    | MSB | PARITY | STOP |
| level        | 0     | b0  | b1 | b2 | b3 | b4 | b5 | b6 | b7  | р      | 1    |

Table 6: UART Frame definition

A logic '1' is transmitted as a low level on the CQ line, and a logic '0' is transmitted as a high level on the line. The idle state for the CQ line is low.

Even parity is used, that is there will always be an even number of logical '1' bits in the 9 bit concatenation of the data bits b[7:0] and the parity bit.

## 7.2 M-sequence interpretation

The data direction is derived from the MSB of the first octet of the master message, "M-sequence control" (MC), where a '1' denotes a read operation and a '0' a write. see [1] for further details.





| MSB |            | LSB     |
|-----|------------|---------|
| R/W | Comm chan. | Address |

Table 7: M-sequence control (MC) octet

The M-sequence type is derived from bits [7:6] of the second octet of the master message, "Checksum/M-sequence type" (CKT), which have permissible values of 2'b00, 2'b01, or 2'b10, and denotes whether the structure of the message is of Type 0, Type 1 or Type 2. See [1] for further details.

| MSB         |  |      |      | LSB |
|-------------|--|------|------|-----|
| M-seq. type |  | Chec | ksum |     |

Table 8: Checksum/M-sequence type (CKT) octet

The total length of the received M-sequence is determined according to Table 9, and is dependent on the M-sequence type and on the transfer direction (READ or WRITE).

|        | CKT:             | Received              | M-sequence length      |
|--------|------------------|-----------------------|------------------------|
|        | M-seq.type [7:6] | READ,<br>MC:R/W = '1' | WRITE,<br>MC:R/W = '0' |
| Туре 0 | 00               | 2 octets              | 3 octets               |
| Туре 1 | 01               | 2 octets              | 2 octets + f(OD1)*     |
| Туре 2 | 10               | M2CNT                 | M2CNT+f(OD2)           |

Table 9: Receive M-sequence lengths, see examples in Table 11

f(*OD1*), *f*(*OD2*) and *M2CNT* are used to configure the HMT7742 for M-Sequence reception and configured through register MSEQ as follows:

- f(OD1), f(OD2):
- defines the received number of on-demand octets, where support is only provided for data widths of 1, 2 and 8 octets and not 32. The values are determined from MSEQ:OD1[1:0] for type 1 sequences and MSEQ:OD2[1:0] for type 2 sequences according to Table 10.

| MSEQ:OD1[1:0] | <i>f(OD1)</i> (On-demand data) | MSEQ:OD2[1:0] | f(OD2) (On-demand data) |
|---------------|--------------------------------|---------------|-------------------------|
| 00            | illegal*                       | 00            | 1 octet                 |
| 01            | 2 octets                       | 01            | 2 octets                |
| 10            | 8 octets                       | 10            | 8 octets                |

Table 10: Permissible values of MSEQ:OD1 and MSEQ:OD2, see examples in Table 11

M2CNT: defines the expected octet count on a read operation. Its value corresponds to the value of field MSEQ:M2CNT[3:0]

The total data buffer size is 15 octets. If an M-sequence of a length greater than this is required for reception or transmission, then the single octet UART mode should be used (see section 6.2).

\* A setting of MSEQ:OD1[1:0]=00 is used for backwards compatibility. In this case M2CNT + f(OD2) defines the length of received type 1 M-sequences.

### 7.2.1 Example settings

Table 11 shows examples to illustrate the correct register settings for M2CNT, OD1 and OD2 for different combinations of PREOPERATE and OPERATE M-sequences.



| Nr. | Туре                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                       |
|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|
| 1   | PREOPERATE: TYPE_1_2 2 bytes OD => OD1 = 01 <sub>B</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                       |
|     | Master read MC CKT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                       |
|     | Device reply OD OD CKS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                       |
|     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                       |
|     | Master write     MC     CKT     OD     OD       Device reply     CKS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                       |
|     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                       |
|     | OPERATE: TYPE_2_1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                       |
|     | M2CNT=2 1 byte OD => OD2 = 00 <sub>B</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                       |
|     | Master read MC CKT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                       |
|     | Device reply OD PD CKS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                       |
|     | Master write MC CKT OD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                       |
|     | Master write     MC     CKT     OD       Device reply     PD     CKS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                       |
| 2   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                       |
| 2   | PREOPERATE: TYPE_0 1 byte OD fixed for TYPE_0, OD1 = do                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | n't care              |
|     | Master read MC CKT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                       |
|     | Device reply OD CKS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                       |
|     | Master write MC CKT OD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                       |
|     | Device reply CKS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                       |
|     | OPERATE: TYPE_2_4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                       |
|     | M2CNT=4 1 bytes OD => OD2 = 00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                       |
|     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | ۱<br>                 |
|     | Master read     MC     CKT     PD     PD       Device reply     OD     CKS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                       |
|     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                       |
|     | Master write MC CKT PD PD OD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                       |
|     | Device reply CKS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                       |
| 3   | PREOPERATE: TYPE_1_V 8 bytes OD, OD1 = 10 <sub>B</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                       |
|     | Master read MC CKT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                       |
|     | Device reply OD OD OD OD OD OD OD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | OD CKS                |
|     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                       |
|     | Master write         MC         CKT         OD         OD |                       |
|     | Device reply                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | CKS                   |
|     | OPERATE: TYPE_2_V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                       |
|     | M2CNT=5 2 bytes OD => 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | DD2 = 01 <sub>в</sub> |
|     | Master read MC CKT PD PD PD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                       |
|     | Device reply PD OD OI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | CKS                   |
|     | Master write MC CKT PD PD PD OD OD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                       |
|     | Device reply                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | CKS                   |
|     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                       |

Table 11: Example M2CNT, OD1 and OD2 register settings



## 7.3 Checksum calculation and verification

The checksum for an out-going message is calculated by the HMT7742, by logically exclusively OR'ing all LINK:CNT octets of the message, with a starting value of 0x52h. For this calculation the written value of the checksum register should be zero. The checksum is compacted from 8 bits to 6 bits using the algorithm of Table 12:

| Bit  | Calculation                     |
|------|---------------------------------|
| C[5] | D[7] xor D[5] xor D[3] xor D[1] |
| C[4] | D[6] xor D[4] xor D[2] xor D[0] |
| C[3] | D[7] xor D[6]                   |
| C[2] | D[5] xor D[4]                   |
| C[1] | D[3] xor D[2]                   |
| C[0] | D[1] xor D[0]                   |

Table 12: Checksum compaction

This HMT7742 then inserts this 6-bit checksum into the lower bits of the last octet sent ("Checksum/status octet").

| MSB           |               |  |      |      | LSB |
|---------------|---------------|--|------|------|-----|
| Event<br>flag | PD<br>Invalid |  | Chec | ksum |     |

Table 13: Checksum/status (CKS) octet

The HMT7742 calculates the expected checksum for an incoming message, by exclusively OR'ing the octets of the master message, with a starting value of 0x52h. For this calculation the Checksum/M-sequence type (CKT) octet is used, but with all of the bits of the Checksum field set to zero. The calculated and expected checksum are compared and the STATUS:CHK bit is set accordingly.

## 7.4 Data signal receive

The baud rate for signal reception is set by the CFG:BD bit. Both 38.4kBaud and 230.4kBaud are supported.

The CQ data level is monitored for signals, filtering out pulses with a duration of less than  $t_{ND}$ . The decision threshold for the CQ data level is determined by the CFG:RF bit. Where this is '0', the IO-Link standard absolute levels are used, and where the bit is '1' the threshold is referred to VPLUS/2.

The first transition is the start reference of the frame. After this, data is sampled at the centre of each bit time. Bits are read into the data buffers, removing the start and stop bits. The fill level is recorded in the LINK:CNT field.

Once the expected number of UART frames have been read, the checksum and parity bits for the message are checked, and the STATUS:CHK bit set appropriately. The STATUS:DAT bit is set, and an interrupt is generated.

Consecutive UART frames are expected from the master within a period of  $3xT_{BIT}$ . If a time of  $4xT_{BIT}$  is exceeded, then both the STATUS:DAT and STATUS:CHK bits are set and an interrupt is generated on the INT pin.

The HMT7742 will then enter the Transmit state and wait for the microcontroller to read the data and prepare a return message, signalling completion by writing a '1' to either the LINK:SND or LINK:END register bit

## 7.5 Data output

The baud rate for transmission is set by the CFG:BD bit. Both 38.4kBaud and 230.4kBaud are supported.

The number of message octets for transmission are written into the LINK:CNT field and sent following writing bit LINK:SND. The START, STOP and PARITY bits are appended to create the UART frames, and the checksum calculated and stuffed in the message. The data is sent by using push-pull operation of the output switches.

Writing either the LINK:SND or LINK:END bit clears the STATUS:DAT and STATUS:CHK status flags.

The data output is synchronised using the HMT7742's internal PLL clock.

As defined in the IO-Link specification [1], the device has a maximum of  $10xT_{BIT}$  periods to process the incoming message and prepare the response. A delay of up to  $T_{BIT}/16$  can be incurred in the HMT7742 due to

age: 15/27

synchronisation with the internal PLL clock, leaving the microcontroller slightly less than 10xT<sub>BIT</sub> to respond.

## 7.6 Clock recovery

The HMT7742 has an internal RC clock with a nominal frequency of  $f_{CK}$ .

The filtered data line is monitored for transitions while in the IOListen and SIOListen states. When a first rising edge is seen, the internal PLL clock phase is aligned to the incoming data. The PLL clock corrects its operational frequency on the detection of further rising edges. See §6.2.7 regarding detailed operation in single octet mode.

The clock correction has a resolution of  $f_{RES}$  and a stability of  $f_{STAB}$  over the duration of a message.

# 8 Short circuit detection

In the case of a short circuit or a wake-up request from the master the CQ channel current will exceed the short-circuit threshold. When this occurs continuously for a period longer than  $t_{\text{SHORT}}$ , the output transistors are switched off.

In IO-Link mode the event is signalled immediately to the microcontroller via the STATUS:SSC bit and an interrupt is generated.

In SIO mode a number of retries,  $N_{RETRY}$ , are attempted with a delay of  $t_{RETRY}$ . If these are unsuccessful then the event is signalled to the microcontroller via the STATUS:SSC bit and an interrupt is generated. A restart timer is started, with period  $t_{RESTART}$ . If this timer elapses without intervention by the microcontroller or without reception of a valid IO-Link message, then the HMT7742 will attempt to drive the CQ line again. In the event of a continued short-circuit, this cycle will repeat indefinitely.

| CTL:SCT | Threshold | CTL:SCT | Threshold |
|---------|-----------|---------|-----------|
| decimal | (mA)      | decimal | (mA)      |
| 4       | 110       | 0       | 190       |
| 5       | 130       | 1       | 210       |
| 6       | 150       | 2       | 230       |
| 7       | 170       | 3       | 250       |

The short-circuit current threshold, I<sub>SET</sub>, is set by CTL:SCT[2:0].

Table 14: Short-circuit threshold current, I<sub>SET</sub>

# 9 Maximum current output

The switches have a saturation current of  $I_{SAT}$ , and will not draw more current than this. The power supply must be able to supply this current for the duration  $T_{SHORT}$  to prevent a supply voltage drop on VPLUS.

# 10 Under-voltage detection

If the voltage on the VPLUS is below the  $V_{UV}$  threshold, then status bit UV is set. An interrupt is generated if this status is different to the status reported in the last SPI exchange.

The under-voltage thresholds is set by CFG:UVT[2:0].

| CFG:UVT | Threshold | CFG:UVT | Threshold |
|---------|-----------|---------|-----------|
| decimal | (V)       | decimal | (V)       |
| 0       | 18.0      | 4       | 12.0      |
| 1       | 16.3      | 5       | 10.0      |
| 2       | 15.0      | 6       | 8.6       |
| 3       | 13.9      | 7       | 7.2       |

Table 15: Under-voltage thresholds

# 11 Short term power loss

If the supply on the VPLUS fails then reverse current from VSNS to VPLUS is blocked. A residual leakage current

|--|

of  $I_{PLUSREV}$  may still flow in this time. Appropriate dimensioning of the capacitor  $C_{SNS}$  can be used to maintain the power supply during this event.

## **12** Temperature measurement

The measured temperature in celsius can be read from the HMT7742 from the TEMP:TEMP[6:0] register. The temperature is given as shown in Fig. 9.



# 13 Thermal shutdown

The STATUS:SOT bit is a filtered version of the output of the temperature sensor. When the HMT7742 temperature exceeds the threshold this bit is set to '1', when the temperature is below the threshold the bit is set to '0'. The trip threshold is determined by the set-point in register THERM:TH[4:0], as shown in Fig. 10.



If the trip threshold is exceeded, the output switches are disabled, the event is signalled to the microcontroller via the status register (STATUS:SOT) and an interrupt is generated.

## 13.1 Automatic operation

If the THERM:AUT bit is '0' and a temperature in excess of the set point is reached then the threshold is automatically moved to a release threshold  $\Theta_{HYST}$  below the set point. When the temperature falls below this release threshold, the HMT7742 will return to a normal operating state and return the threshold to the original

| Alfred-Aebi-Strasse 75, CH-2503 Biel/Bienne,<br>Switzerland<br>Tel: +41 32 365 1181<br>web: www.hmt.ch e-mail: mailbox@hmt.ch | HMT7742 Datasheet | Rev.:<br>K | Page:<br><b>17/27</b> |
|-------------------------------------------------------------------------------------------------------------------------------|-------------------|------------|-----------------------|
|-------------------------------------------------------------------------------------------------------------------------------|-------------------|------------|-----------------------|

# 14 LED outputs

Two current controlled outputs are provided to generate a LED current up to 8mA. The nominal LED current is defined by the settings of the LED:LED1 and LED:LED2 fields.



## 15 Line surge protection and reverse polarisation

Integrated surge protection is provided for pins PGND, CQ and VPLUS to CEI/IEC 60255-5:2000, 1kV over  $500\Omega$ , half-time  $50\mu$ s. Note that the surge stimulus is applied between the pins, rather than in common mode. This subjects the device under test to the current ratings shown in Fig. 12.



The surge protection provides a zener like action with a protection threshold of  $V_{PROT}$ , deliberately chosen to be in excess of the normal operating voltages of the HMT7742. Once the surge disturbance is complete, the line voltages recover to normal levels and the zener protection automatically ceases to conduct. This protection style is preferred over an active snap-back protection which may continue to conduct when the operating voltages return to their nominal conditions.

Further external surge protections are compatible with the internal protections where compliance to standards exceeding the demands of IEC 60255-5 are required.

Reverse polarisation protection is included in the HMT7742. When VSNS is not supplied (V(VPLUS) $\leq$ V(PGND)) minimal currents, I<sub>REV\_POL</sub>, will flow between any pair of the pins, up to a maximum voltage difference between any pair of pins of 35V.

Note: if the HMT7742 is rapidly switched from a correctly polarised condition to a reverse polarised condtion, such that the  $C_{SNS}$  capacitor remains charged, then the zener function of the CQ output will cause a destructive current



to flow. Sufficient time should be allowed (ms) during testing of the reverse polarisation function to allow  $C_{SNS}$  to discharge.

# **16 Linear regulator**

The HMT7742 includes a single 50mA linear regulator supplied from the VPLUS pin, which has internally set output levels on pin VSNS of  $V_{V3V3}$  or  $V_{V5V}$ . See §4 for details on choosing the desired operating level.

The dynamic start-up behaviour of the linear regulator, for both 3.3V and 5.0V operation under different conditions of  $C_{\text{SNS}}$  can be seen in Fig. 13 below. A typical DC load,  $I_{\text{SNS}}$ , of 10mA, and a rise time of 2.4V/µs on pin VPLUS were used.



Fig. 13 Linear regulator dynamic start-up under different conditions of C<sub>SNS</sub>

A maximum static load, equivalent to a resistor  $R_{\text{START}_{MIN}}$ , may be drawn externally on VSNS during start-up. A static load is the current which would be drawn continuously by the application circuit if the output voltage,  $V_{\text{SNS}}$ , were held at a fixed level. A load in excess of this level may block the start-up.

A higher dynamic load (eg. capacitor charging) is permitted. Dynamic loads will affect (slow) the start, but will not block start-up.

In normal operation the consumption of the HMT7742 itself is limited to the quiescent current,  $I_{QUIES}$ . During startup, the static load contributed by the HMT7742 on the supply is limited to  $I_{QUIES\_START}$ . The actual load is increased by the current drawn to charge the application capacitors and any external loads.

## 17 Power dissipation

The maximum average power consumption in short circuit is:

$$\frac{max(I_{SAT}).max(V_{PLUS}).t_{SHORT}.N_{RETRY}}{t_{RESTART}} = 26.5 \text{mW}$$

The power dissipation into an inductive load, assuming no internal losses in the inductor itself is  $f\frac{1}{2}LI^2$ , where

f is the switching frequency, L the load inductance and I the operating current. The design of the application hardware should take account of this heating.

Fig. 14 shows the means to estimate the device junction temperatures based on the dissipation of the regulator and switches.

| $\begin{array}{c ccccccccccccccccccccccccccccccccccc$            | $\begin{array}{c c} \text{regulator} & \text{die} & \text{switches} \\ T_A+16^\circ C & 22^\circ C/W & T_A+11^\circ C & \text{switches} \\ \hline T_A+16^\circ C & 22^\circ C/W & \text{T}_A+12^\circ C \\ \hline \end{array}$ $P=10\text{mAx}24\text{V}=0.24\text{W} & P=(0.1\text{A})^2\text{x}5\Omega=0.05\text{W} \\ \hline 38^\circ C/W & \text{includes package and PCB} \\ \hline \end{array}$ |  |  |  |  |  |
|------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| (a) Worst case dissipation, thermal resistances typical at 200°C | (b) Typical dissipation, thermal resistances typical at 100°C                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
| Fig. 14: Example thermal power dissipation estimation.           |                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |

# 18 Power supply rejection ratio

Fig. 15 shows measured power supply rejection ratios (VPLUS to VSNS) for various values of  $C_{SNS}$  in combination with different currents drawn externally on VSNS. A DC bias condition of VPLUS=24V, and typical power supply injected noise levels of 200mVrms were used.



Fig. 15: Power supply rejection ratio under different conditions of C<sub>SNS</sub> and I<sub>SNS</sub>

# 19 Register map

| Reg    | Addr | Bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Function                                                                                                                                                                                                                                                               |
|--------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MSEQ   | 00h  | R         RW         RW </td <td>M[1:0]: 00 1 octet on-demand data<br/>01 2 octets on-demand data<br/>10 8 octets on-demand data<br/>11 reserved<br/>M2CNT[3:0] expected octet count on read operation</td> | M[1:0]: 00 1 octet on-demand data<br>01 2 octets on-demand data<br>10 8 octets on-demand data<br>11 reserved<br>M2CNT[3:0] expected octet count on read operation                                                                                                      |
| CFG    | 01h  | RW         RW         RW         RW         R         RW         RW           UVT[2:0]         BD         RF         S5V[1:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | UVT[2:0]: under-voltage threshold, see §10<br>BD: 0 baud rate 38.4kbaud<br>1 baud rate 230.4kbaud<br>RF: 0 absolute CQ comparator ref. level<br>1 CQ comparator ref. level at VPLUS/2<br>S5V: 00 use SS pin reset level<br>01 reserved<br>10 VSNS 3.3V<br>11 VSNS 5.0V |
| CTL    | 02h  | RWRWRWRWRWRWRWTRNSSCT[2:0]SGLSIOHSLS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | TRNS:set transparent operation modeSCT[2:0]:short-circuit threshold, see §8SGL:Single octet UART modeSIO:SIO mode requestedHS:enables HS switchLS:enables LS switch                                                                                                    |
| LINK   | 03h  | R         R         RW         RW         RW         W         W           0         0         CNT[3:0]         END         SND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | CNT[3:0]:data buffer fill count *END:Writing '1' declines sending responseSND:Writing '1' sends IO-Link response                                                                                                                                                       |
| THERM  | 04h  | RW         R         RW         RW         RW         RW         RW           AUT         0         0         TH[4:0]         TH[4:0]         TH[4:0]         TH                                                                                                                                                                                           | TH[4:0]:Sets thermal shutdown levelAUT:0automatic thermal control on1automatic thermal control off                                                                                                                                                                     |
| STATUS | 05h  | RWW         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R         R                                                                                                                                                                                                                                      | RST:low following reset, set by writingINT:set when interrupt active prior to SPI readUV:under-voltagersvd:reserved, do not useCHK:bad checksum or parity                                                                                                              |



|              |             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | SSC:  | data available,<br>IO machine is waiting to transmit<br>short-circuit<br>over-temperature |
|--------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------------------------------------------------------------------------------------------|
| LED          | 06h         | RW         RW< |       | LED1 control current setting<br>LED2 control current setting                              |
| TEMP         | 0Ch         | R     R     R     R     R     R       0     TEMP[6:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | TEMP: | current measured temperature value                                                        |
| FR0-<br>FR14 | 10h-<br>1eh | RW         RW< |       | 15 octet data buffer †                                                                    |

\* Valid CNT data may only be read when data is available (DAT bit set). If this is true then reading the field returns the number of received octets. Writing the CNT field sets the number of octets to transmit. Note that a read back will continue to read the number of octets received, and not the value written over SPI.

† The data buffer registers are only accessible when data is available (DAT bit set).

The initial value of all register bits following reset is '0'.



# 20 Detailed block diagram

Fig. 16 shows the details of the internal blocks of the HMT7742 device, and indicates which blocks the register fields act on, or are generated by.



Fig. 16: Detailed block diagram, showing register field connections

# 21 Documented test-mode

Writing  $02_h$  to the test register  $0f_h$  overrides the normal operation of the INT pin, providing the output of the CQ comparator directly, with no digital filtering.

Other uses of the test register are strictly reserved, and their function is subject to change without notice.



# 22 Pins

| Block    |                                   | Description                                                                                                                    | Pins            | V tolerance 2) | Type 1) |  |
|----------|-----------------------------------|--------------------------------------------------------------------------------------------------------------------------------|-----------------|----------------|---------|--|
|          |                                   |                                                                                                                                |                 | (V)            |         |  |
| Line     |                                   | Line supply voltage                                                                                                            | VPLUS           | 35             | PWR     |  |
|          |                                   | Line data signal                                                                                                               | CQ              | 35             | ANA IO  |  |
|          |                                   | Switch ground return                                                                                                           | PGND            | 0.7            | PWR     |  |
|          |                                   | Ground                                                                                                                         | GND             | ref            | PWR     |  |
| SPI      |                                   | SPI data, microcontroller to HMT7742                                                                                           | MOSI            | 5.5            | CI      |  |
|          | SPI synchronisation, slave select | SS                                                                                                                             | 5.5             | CI             |         |  |
|          |                                   | SPI interface clock signal                                                                                                     | SCK             | 5.5            | CI      |  |
|          |                                   | SPI data, HMT7742 to microcontroller                                                                                           | MISO            | 5.5            | СО      |  |
|          |                                   | interrupt                                                                                                                      | INT             | 5.5            | СО      |  |
| LED      |                                   | LED1 source current                                                                                                            | LED1            | 5.5            | ANA O   |  |
|          |                                   | LED2 source current                                                                                                            | LED2            | 5.5            | ANA O   |  |
| Low volt | t supply                          | Sensor and microcontroller supply                                                                                              | VSNS            | 5.5            | PWR     |  |
|          | ,                                 | PWR: power, CI: CMOS input, CO: CMO<br>ANA IO: Analogue input output, ANA O: A<br>Indicative only, refer to technical data (§2 | Analogue output | ı limits       |         |  |

Table 16: HMT7742 pins

# 23 Technical Data

## 23.1 Absolute maximum ratings

|                                                  | Symbol            | Min | Max | Unit |
|--------------------------------------------------|-------------------|-----|-----|------|
| Pin voltage VPLUS                                |                   | -40 | 40  | V    |
| Pin voltage CQ                                   |                   | -40 | 40  | V    |
| Pin voltage VSNS                                 |                   | -1  | 7   | V    |
| Pin voltage digital pins, LED pins               |                   | -1  | 7   | V    |
| Storage temperature range                        | T <sub>STOR</sub> | -25 | 100 | °C   |
| Electrostatic protection (HBM 100pF, 1.5kΩ)      | V <sub>ESD</sub>  |     | 4   | kV   |
| Soldering temp. (20-40sec, cf. JEDEC J-STD-020C) | T <sub>LEAD</sub> |     | 260 | °C   |

Table 17: Absolute maximum ratings

All values refer to GND unless otherwise specified.

Operation above the absolute maximum ratings may lead to instantaneous device failure. Operation of the HMT7742 between the operating ratings and the absolute maximum ratings leads to a reduced operating life-time.



## 23.2 Operating parameters

|                                                                                                 | Symbol                   | Min        | Тур         | Max           | Unit      |
|-------------------------------------------------------------------------------------------------|--------------------------|------------|-------------|---------------|-----------|
| Operating current supply, no pin currents, VSNS=5.0V                                            | I <sub>QUIES</sub>       |            | 2.4         | 2.7           | mA        |
| Operating current supply, no pin currents, VSNS=3.3V                                            |                          |            | 1.8         |               | mA        |
| Static load on VPLUS during startup                                                             | I <sub>QUIES_START</sub> |            |             | 10            | mA        |
| Junction temperature                                                                            | T <sub>MAX</sub>         | -40        |             | 200           | °C        |
| Junction temperature DFN package                                                                | T <sub>MAX</sub>         | -40        |             | 150           | °C        |
| VPLUS supply voltage, VSNS=3.3V, ISNS=50mA                                                      | V <sub>SUP</sub>         | 5          | 24          | 30            | V         |
| VPLUS supply voltage, VSNS=5.0V, ISNS=50mA                                                      | V <sub>SUP</sub>         | 7          | 24          | 30            | V         |
| Blocking capacitor on VPLUS                                                                     | CBLK                     | 100        |             |               | nF        |
| EMC blocking capacitor                                                                          | CEMC                     |            | 470         |               | pF        |
| Maximum load capacitor (see Fig. 3)                                                             | CLOAD_MAX                |            |             | 250           | nF        |
| Maximum inductance (see Fig. 3)                                                                 | ILOAD_MAX                |            |             | ††            | mH        |
| Thermal resistance to ambient of DFN 12-LD package mounted on a 4-layer PCB, with thermal flag. | Θ <sub>JA</sub>          |            | 38†         |               | °C/W      |
| VSNS supply blocking capacitor                                                                  | C <sub>SNS</sub>         | 1          |             | 10            | μF        |
| † avg. die surface temperature, see section 17 for furthe                                       | er details, ††           | unlimited, | see section | 17 for furthe | r details |

## 23.3 Electrical parameters

Electrical parameters are valid over the operating temperature and voltage range, unless otherwise stated.

| Parameter              | Conditions, comment | Symbol                   | Min          | Тур                      | Max      | Unit  |
|------------------------|---------------------|--------------------------|--------------|--------------------------|----------|-------|
|                        |                     | Receiver                 |              |                          |          |       |
| Input threshold "H"    | RF=0                | VTHH                     | 10.5         |                          | 13       | V     |
| Input threshold "L"    | RF=0                | V <sub>THL</sub>         | 8            |                          | 11.5     | V     |
| Input threshold "H"    | RF=1                | V <sub>THHR</sub>        | -10%         | V <sub>PLUS</sub> /2-0.5 | +10%     | V     |
| Input threshold "L"    | RF=1                | V <sub>THLR</sub>        | -10%         | V <sub>PLUS</sub> /2+0.5 | -10%     | V     |
| Hysteresis             |                     | V <sub>HYS</sub>         | 0            | 1                        |          | V     |
| Input range CQ         |                     | V <sub>IN</sub>          | -10          |                          | VPLUS+10 | V     |
| Noise suppression time |                     | t <sub>ND</sub>          |              | 1/(16.f <sub>BIT</sub> ) |          | μs    |
| Data rate              | BD=0                | f <sub>BIT</sub>         |              | 38.4                     |          | kBaud |
| Data rate              | BD=1                | f <sub>BIT</sub>         |              | 230.4                    |          | kBaud |
| Bit time               |                     | Т <sub>віт</sub>         |              | 1/f <sub>BIT</sub>       |          | ms    |
|                        |                     | PLL                      |              | l                        |          |       |
| internal clock base    |                     | f <sub>cк</sub>          | -10%         | 10                       | +10%     | MHz   |
| PLL resolution         |                     | <b>f</b> <sub>RES</sub>  |              | 0.4                      |          | %     |
| PLL clock stability    | change over 2ms     | <b>f</b> <sub>STAB</sub> |              |                          | 1        | %     |
|                        | Short circuit a     | and Wake-                | up detection | n                        |          |       |
| set current            | see Table 14        | ISHORT                   | -20%         | I <sub>SET</sub>         | +30%     | mA    |
| filter delay           |                     | t <sub>short</sub>       | -10%         | 14                       | +10%     | μs    |
| retries                | SIO=1               | NRETRY                   |              | 2                        |          |       |
| retry delay            | SIO=1               | t <sub>RETRY</sub>       | -10%         | 50                       | +10%     | μs    |
| short circuit restart  | SIO=1               | t <sub>restart</sub>     | -10%         | 100                      | +10%     | ms    |
|                        | I                   | Regulator                |              |                          |          |       |



Rev.:

Κ

| Parameter                                          | Conditions, comment                        | Symbol                 | Min                    | Тур               | Max                    | Unit |
|----------------------------------------------------|--------------------------------------------|------------------------|------------------------|-------------------|------------------------|------|
| Power fail reverse leak                            |                                            | IPLUSREV               |                        |                   | 10                     | μA   |
| Regulator output capability                        |                                            | I <sub>OUT</sub>       | 50                     |                   |                        | mA   |
| Startup static capability                          |                                            | R <sub>START_MIN</sub> | 67                     |                   |                        | Ω    |
| Reg. output resistance                             |                                            | R <sub>out</sub>       |                        | 3                 |                        | Ω    |
| regulator output voltage                           | S5V=10, 0mA <i<sub>out&lt;50mA</i<sub>     | V <sub>SNS</sub>       | 3.0                    | 3.3               | 3.6                    | V    |
| regulator output voltage                           | S5V=11, 0mA <i<sub>out&lt;50mA</i<sub>     | V <sub>SNS</sub>       | 4.5                    | 5.0               | 5.5                    | V    |
| under-voltage detect                               | see Table 15                               | V <sub>UV</sub>        | UV <sub>SET</sub> -1   | UV <sub>SET</sub> | UV <sub>SET</sub> +1   | V    |
|                                                    | V <sub>UV</sub> ≥10V                       | V <sub>UV</sub>        | UV <sub>SET</sub> -10% | UV <sub>SET</sub> | UV <sub>SET</sub> +10% | V    |
|                                                    | 1                                          | POR                    | 1                      | 1                 | 1                      | 1    |
| POR release threshold                              |                                            | V <sub>POR</sub>       | 1.6                    | 2.3               | 2.7                    | V    |
| POR hysteresis                                     |                                            | V <sub>HYST</sub>      | 0.05                   | 0.2               | 0.3                    | V    |
|                                                    | Out                                        | put switch             | es                     | 1                 |                        |      |
| Output resistance                                  | I <sub>оит</sub> =100mA, T<150°С           | Rsw                    |                        |                   | 10                     | Ω    |
| Switching time                                     |                                            | t <sub>sw</sub>        |                        |                   | 1                      | μs   |
| Zener voltage                                      | I <sub>OUT</sub> =100mA                    | V <sub>ZEN</sub>       | 6                      |                   | 10                     | V    |
| Saturated current                                  |                                            | I <sub>SAT</sub>       | 0.75                   | 1.7               | 2.7                    | А    |
| l ine surge                                        | protection, parameters                     | with resne             | ct to any na           | ir PGND C         |                        |      |
| Protection leakage                                 | V=±35V                                     |                        |                        |                   | 10                     | μA   |
| Protection threshold                               | I=0.5A                                     | V <sub>PROT</sub>      | 35                     | 40                | 45                     | V    |
|                                                    |                                            | nal shutdo             |                        | 40                | 40                     | •    |
| Temperature accuracy                               | 160°C, 3σ                                  | ε                      | -10                    |                   | 10                     | °C   |
| Temperature accuracy                               | 25°C                                       | ε                      | -5                     |                   | 5                      | °C   |
| Thermal hysteresis                                 |                                            | Θ <sub>HYST</sub>      |                        | 10                |                        | °C   |
| Over-temp. filter period                           |                                            | t <sub>THERM</sub>     |                        | 1                 |                        | ms   |
|                                                    | Digital                                    | pins (see F            | ig. 4)                 |                   |                        |      |
| Output pin current                                 | ΔV=0.5V                                    |                        | 4                      |                   |                        | mA   |
| Input low signal                                   |                                            | V <sub>DL</sub>        | -0.5                   |                   | 0.15V <sub>SNS</sub>   | V    |
| Input high signal                                  |                                            | V <sub>DH</sub>        | 0.5V <sub>SNS</sub>    |                   | V <sub>SNS</sub> +0.5  | V    |
| Device current rise, unequal supply uC and HMT7742 | V <sub>PIN</sub> =3.3V, VSNS=5.0V, per pin | $\Delta I_{VSNS}$      |                        |                   | 15                     | μA   |
| Clock low phase                                    | SCK                                        | t <sub>cl</sub>        | 50                     |                   |                        | ns   |
| Clock high phase                                   | SCK                                        | t <sub>ch</sub>        | 50                     |                   |                        | ns   |
| Setup wrt. SCK                                     | MOSI                                       | t <sub>ms</sub>        | 10                     |                   |                        | ns   |
| Hold wrt. SCK                                      | MOSI                                       | t <sub>mh</sub>        | 10                     |                   |                        | ns   |
| Setup wrt. SCK                                     | SS                                         | t <sub>ss</sub>        | 10                     |                   |                        | ns   |
| Hold wrt. SCK                                      | SS                                         | t <sub>sh</sub>        | 10                     |                   |                        | ns   |
| Output availability                                | MISO                                       | t <sub>md</sub>        |                        | 18                | 40                     | ns   |
| Internal pull-up to VSNS                           | SCK, MOSI                                  | R <sub>PU</sub>        | 50                     |                   | 200                    | kΩ   |
| Internal pull-up to VSNS                           | SS, spec. at start-up                      | R <sub>PU</sub>        | 35                     |                   | 135                    | kΩ   |
| SS start-up sample level                           | SS                                         | V <sub>SMPL</sub>      |                        | 1                 | 1.5                    | V    |
| Voltage SPI operation                              | 10MHz                                      | V <sub>SPI</sub>       | 1.8                    |                   | 5.5                    | V    |



Rev.:

Κ

| Parameter              | Conditions, comment | Symbol           | Min  | Тур  | Max              | Unit |
|------------------------|---------------------|------------------|------|------|------------------|------|
| LED driver             |                     |                  |      |      |                  |      |
| Sink current base unit |                     | ILED             | -30% | 0.52 | +30%             | mA   |
| Voltage range          |                     | V <sub>LED</sub> | 0.6  |      | V <sub>SNS</sub> | V    |

| Alfred-Aebi-Strasse 75, CH-2503 Biel/Bienne,<br>Switzerland<br>Tel: +41 32 365 1181<br>rel: +41 32 365 1181<br>web: www.hmt.ch e-mail: mailbox@hmt.ch | HMT7742 Datasheet | Rev.:<br>K | Page:<br><b>26/27</b> |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------------|-----------------------|--|
|-------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------------|-----------------------|--|



#### Package, footprint and tape drawings 24





This datasheet is applicable to HMT7742 devices with revision digit 6





